

Course code: CSE 458

Course Title: Design and Testing of VLSI Lab

## **VLSI NAND-NOR Report**

| Submitted To               | Submitted By      |
|----------------------------|-------------------|
| Syeda Fatima Fayruj        | Asma Sultana      |
| Lecturer                   | ld: 20101084      |
| Department of EEE          | Section: B        |
| University of Asia Pacific | Department of CSE |

## (a) Design a NAND gate

```
user_15@uapcad:~/asma
                                                                         \times
CDS.log.1
                                   panic.log.uapcad.247380
CDS.log.l.cdslck
                                   panic.log.uapcad.71312
CDS.log.cdslck
                                   panic.log.uapcad.80761
constraint.panic.log.uapcad.106843 panic.log.uapcad.88476
cshrc
                                   qaLog.txt
libManager.log
logs user 15
                                   vlsilab
[user_15@uapcad ~]$ cd asma
[user_15@uapcad asma]$ 1s
cds.lib cshrc libManager.log logs_user_15 myDesignLib qaLog.txt vlsiLab
[user 15@uapcad asma]$ csh
[user 15@uapcad ~/asma]$ source cshrc
             Welcome to Cadence Tools
[user 15@uapcad ~/asma]$ virtuoso &
[1] 59688
[user 15@uapcad ~/asma] $ Qt Warning: QXcbConnection: XCB error: 1 (BadRequest),
sequence: 165, resource id: 90, major code: 130 (Unknown), minor code: 47
```



```
Х
/home/user_15/simulation/vlsiLab/Nand/maestro/results/maes...
                                                                    П
                                                                   cādence
File Edit View Help
                                  CPU = 147.125 ms, elapsed = 147.591 ms.
Intrinsic tran analysis time:
Total time required for tran analysis 'tran': CPU = 151.906 ms, elapsed =
Time accumulated: CPU = 1.4733 \text{ s}, elapsed = 1.38745 \text{ s}.
Peak resident memory used = 116 Mbytes.
Notice from spectre.
    70 notices suppressed.
finalTimeOP: writing operating point information to rawfile.
Opening the PSF file ../psf/finalTimeOP.info ...
modelParameter: writing model parameter values to rawfile.
Opening the PSF file ../psf/modelParameter.info ...
element: writing instance parameter values to rawfile.
Opening the PSF file ../psf/element.info ...
outputParameter: writing output parameter values to rawfile.
Opening the PSF file ../psf/outputParameter.info ...
designParamVals: writing netlist parameters to rawfile.
Opening the PSFASCII file ../psf/designParamVals.info ...
primitives: writing primitives to rawfile.
Opening the PSFASCII file ../psf/primitives.info.primitives ...
subckts: writing subcircuits to rawfile.
Opening the PSFASCII file ../psf/subckts.info.subckts ...
Licensing Information:
Lic Summary:
[22:03:36.122185] Cdslmd servers:5280@uapcad
[22:03:36.122217] Feature usage summary:
[22:03:36.122218] Virtuoso Multi mode Simulation
Aggregate audit (10:03:36 PM, Thur Jun 6, 2024):
Time used: CPU = 1.53 \text{ s}, elapsed = 1.44 \text{ s}, util. = 106%.
Time spent in licensing: elapsed = 86.7 ms, percentage of total = 6.01%.
Peak memory used = 117 Mbytes.
Simulation started at: 10:03:34 PM, Thur Jun 6, 2024, ended at: 10:03:36 PM
spectre completes with 0 errors, 0 warnings, and 13 notices.
```



## Truth table of NAND Gate

| Α | В | NAND |
|---|---|------|
| 0 | 0 | 1    |
| 0 | 1 | 1    |
| 1 | 0 | 1    |
| 1 | 1 | 0    |

## b) Design a NOR gate

```
user_15@uapcad:~/asma
                                                                     П
                                                                           ×
                                  panic.log.uapcad.143195
cds.lib
CDS.log
                                  panic.log.uapcad.189628
CDS.log.1
                                  panic.log.uapcad.247380
CDS.log.l.cdslck
                                  panic.log.uapcad.71312
CDS.log.cdslck
                                  panic.log.uapcad.80761
constraint.panic.log.uapcad.106843 panic.log.uapcad.88476
cshrc
                                  qaLog.txt
libManager.log
                                  samiha047
                                  samiha47
niaz19
                                  vlsilab
[user 15@uapcad ~]$ cd asma
[user_15@uapcad asma]$ csh
[user 15@uapcad ~/asma]$ source cshrc
****************
****
             Welcome to Cadence Tools
                                            ****
[user 15@uapcad ~/asma]$ virtuoso &
[1] 123070
[user_15@uapcad ~/asma]$ Qt Warning: QXcbConnection: XCB error: 1 (BadRequest),
sequence: 165, resource id: 90, major code: 130 (Unknown), minor code: 47
```



